## **SREE VIDYANIKETHAN ENGINEERING COLLEGE (AUTONOMOUS)** Sree Sainath Nagar, A. Rangampet - 517 102 M. Tech II Semester Mid-I Examinations will be conducted as per the schedule given below. ## TIME-TABLE Time: 09:30 AM to 11:30 AM 03.05.2014 | DATE /DAY | Bio-Technology<br>(BOT) (03) | Computer Science<br>(CS) (05) | Electrical Power<br>Systems (EPS)<br>(07) | Software<br>Engineering(SE)<br>(25) | Digital Electronics<br>and<br>Communication<br>Systems (DECS)<br>(38) | VLSI (57) | Communication<br>Systems<br>(CMS) (61) | Computer<br>Networks and<br>Information<br>Security<br>(CN&IS) (63) | |---------------------|-------------------------------------------|-----------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------| | 19.05.14<br>MON | Bioreactor<br>Engineering<br>10MT20301 | Operating Systems<br>10MT20505 | Economic Operation & Control of Power Systems 10MT20701 | Service Oriented Architecture 10MT22501 | Adaptive Signal<br>Processing<br>10MT23801 | Algorithms for<br>VLSI Physical<br>Design Automation<br>10MT25701 | Adaptive Signal Processing 10MT23801 | Operating Systems 10MT20505 | | 20.05.14<br>TUE | Genetic<br>Engineering<br>10MT20302 | Computer<br>Networks<br>10MT20501 | FACTS Controllers<br>10MT20702 | Software Architecture and Design Patterns 10MT22502 | Coding Theory and<br>Techniques<br>10MT23802 | CPLD & FPGA<br>Architectures and<br>Applications<br>10MT25702 | Digital Satellite<br>Communications<br>10MT26102 | Design of Secure<br>Protocols<br>10MT26301 | | <b>21.05.14</b> WED | Bioseparation<br>Processes<br>10MT20303 | Data Warehousing and Data mining 10MT20502 | HVDC<br>Transmission<br>10MT20703 | Software<br>Reengineering and<br>Reuse<br>10MT22503 | Detection and<br>Estimation of<br>Signals<br>10MT23803 | Digital System<br>Testing and<br>Testability<br>10MT25703 | RF Systems and<br>Circuits<br>10MT26105 | Intrusion Detection Systems 10MT26302 | | 22.05.14<br>THU | Cell Technology<br>10MT20304 | JAVA and Web<br>Technologies<br>10MT20503 | Power System<br>Reliability<br>10MT20704 | Software Security<br>Engineering<br>10MT22504 | High Performance<br>Networks<br>. 10MT23804 | Low Power VLSI<br>Design<br>10MT25704 | Optical Communications 10MT23808 | Wireless Networks<br>10MT26303 | | 23.05.14<br>FRI | Bioinformatics<br>10MT20305 | Object Oriented Analysis and Design 10MT20504 | Static and Digital<br>Protection of Power<br>System<br>10MT20705 | Information<br>Retrieval Systems<br>10MT22506 | Wireless<br>Communications<br>10MT23805 | Scripting Language<br>for VLSI Design<br>Automation<br>10MT25705 | Wireless<br>Communications<br>10MT23805 | Information<br>Retrieval Systems<br>10MT22506 | | 24.05.14<br>SAT | Advanced<br>Immunotechnology<br>10MT20306 | Cloud Computing<br>10MT20506 | Energy Audit, Conservation & Management 10MT20706 | Software Quality Assurance and Testing 10MT22505 | Image Processing<br>10MT23807 | Real Time<br>Operating Systems<br>10MT25708 | Image<br>Processing<br>10MT23807 | Cloud Computing<br>10MT20506 | Note: 1.Students have to bring their college Identity Cards to the examination hall; otherwise they will not be permitted to write the examination. 2. Examination will be on the units- I,II,III & IV. Copy to: 1) The Director, SVEC. 2) The HODs of, EEE, ECE, CSE, IT & BOT with a request to circulate among the students and staff and display on the Department notice board. 3) The Examination Section 4) A.O, for necessary transport arrangement. PRINCIPAL