## SREE VIDYANIKETHAN ENGINEERING COLLEGE (Autonomous) Sree Sainath Nagar, Tirupati- 517 102 (Affiliated to Jawaharlal Nehru Technological University Anantapur, Ananthapuramu) ## M.Tech II Semester (SVEC-10) Supplementary Examinations February, 2016 **EXAMINATION SCHEDULE** Date: 26.12.2015 Examination Time: 10.00 AM To 01.00PM | DATE /DAY | | For 2012 & 2013 Admitted Batches only | | | | | | | | |------------------------|-------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------|--| | | Bio-Technology<br>(BOT) | Computer<br>Science<br>(CS) | Electrical Power<br>Systems (EPS) | Software<br>Engineering(SE) | Digital Electronics and Communication Systems (DECS) | VLSI | Communication<br>Systems (CMS) | Computer networks & information security(CN&IS) | | | 16.02.2016<br>TUESDAY | Bioreactor<br>Engineering<br>10MT20301 | Operating<br>Systems<br>10MT20505 | Economic Operation & Control of Power Systems 10MT20701 | Service Oriented<br>Architecture<br>10MT22501 | Adaptive Signal Processing 10MT23801 | Algorithms for VLSI Physical Design Automation 10MT25701 | Adaptive Signal<br>Processing<br>10MT23801 | Operating Systems<br>10MT20505 | | | 18.02.2016<br>THURSDAY | Genetic<br>Engineering<br>10MT20302 | Computer<br>Networks<br>10MT20501 | FACTS<br>Controllers<br>10MT20702 | Software Architecture and Design Patterns 10MT22502 | Coding Theory and<br>Techniques<br>10MT23802 | CPLD & FPGA Architectures and Applications 10MT25702 | Digital Satellite<br>Communications<br>10MT26102 | Design of Secure<br>Protocols<br>10MT26301 | | | 20.02.2016<br>SATURDAY | Bioseparation<br>Processes<br>10MT20303 | Data Warehousing and Data mining 10MT20502 | HVDC<br>Transmission<br>10MT20703 | Software<br>Reengineering and<br>Reuse<br>10MT22503 | Detection and Estimation of Signals 10MT23803 | Digital System Testing and Testability 10MT25703 | RF Systems and<br>Circuits<br>10MT26105 | Intrusion Detection<br>Systems<br>10MT26302 | | | 23.02.2016<br>TUESDAY | Cell Technology<br>10MT20304 | JAVA and Web<br>Technologies<br>10MT20503 | Power System<br>Reliability<br>10MT20704 | Software Security Engineering 10MT22504 | Image Processing 10MT23807 | Low Power VLSI<br>Design<br>10MT25704 | Image Processing<br>10MT23807 | Wireless Networks<br>10MT26303 | | | 25.02.2016<br>THURSDAY | Bioinformatics<br>10MT20305 | Object<br>Oriented<br>Analysis and<br>Design<br>10MT20504 | Static and Digital<br>Protection of<br>Power System<br>10MT20705 | Information Retrieval Systems 10MT22506 Software Reliability 10MT22508 | Wireless Communications 10MT23805 | Scripting Language for VLSI Design Automation 10MT25705 | Wireless<br>Communications<br>10MT23805 | Information Retrieval<br>Systems<br>10MT22506<br>Network<br>Programming<br>10MT26307 | | | 27.02.2016<br>SATURDAY | Advanced<br>Immunotechnology<br>10MT20306 | System Thinking 10MT20509 | Thinking Energy Audit, | Software Quality Assurance and Testing 10MT22505 | Optical<br>Communications<br>10MT23808 | Nano Electronics<br>10MT25707 | Optical<br>Communications<br>10MT23808 | Cloud Computing<br>10MT20506 | | | | | Computing | | | High Performance<br>Networks<br>10MT23804 | Real Time Operating Systems 10MT25708 | | | | CHIEF CONTROLLER OF EXAMINATIONS Copy to: The Director, SVEC... The HODs, of EEE,ECE,CSE,IT & BOT: with a request to arrange to read over in the respective class rooms and circulate among the staff members and display on Notice Board. The Examination Section, S.A.O, SVEC, SVEC Canteen., Estate Manager, Hostel Notice Boards.